Name: Aaron Wang and Ethan Little

CSE 20221 Logic Design

HW07: Programmable Calculator

The purpose of this assignment is to design a programmable calculator that demonstrates many of the features, in simplified form, of the albaCore processor. As a smaller and less powerful cousin of albaCore, we will call it *Guppy*. Guppy supports the albaCore arithmetic/logic and load-immediate instructions, but not loads, stores, branches, or jumps. With a 4-bit opcode, leaving out these instructions affords us "room" for additional operations, so we will also include xor (^) and negation (-) operations, and an additional instruction of your choice. Unlike albaCore, it has only 8 registers, and they are each only 8 bits wide. It has a small read-only memory for programs up to 8 instructions long. Finally, for simplicity, Guppy uses a common instruction encoding for all instructions rather than repurposing fields based on instruction type like albaCore does, so Guppy instructions are 17 bits wide while albaCore instructions are only 16 bits wide. The Guppy instruction set is as follows:

| operation                  | 17-bit encoding |       |     |     |      |  |  |
|----------------------------|-----------------|-------|-----|-----|------|--|--|
|                            | 16:13           | 12:10 | 9:7 | 6:4 | 3:0  |  |  |
| rw ← ra + rb               | 0000            | rw    | ra  | rb  | 0    |  |  |
| rw ← ra - rb               | 0001            | rw    | ra  | rb  | 0    |  |  |
| rw ← ra & rb               | 0010            | rw    | ra  | rb  | 0    |  |  |
| rw ← ra   rb               | 0011            | rw    | ra  | rb  | 0    |  |  |
| rw ← ~ra                   | 0100            | rw    | ra  | 0   | 0    |  |  |
| rw ← ra << rb              | 0101            | rw    | ra  | rb  | 0    |  |  |
| rw ← ra >> rb              | 0110            | rw    | ra  | rb  | 0    |  |  |
| rw ← {4'b0, imm4}          | 0111            | rw    | 0   | 0   | imm4 |  |  |
| rw ← ra ^ rb               | 1000            | rw    | ra  | rb  | 0    |  |  |
| rw ← -rb                   | 1001            | rw    | 0   | rb  | 0    |  |  |
| rw ← ????<br>(your choice) | 1010            | rw    | ;   | ;   | ?    |  |  |

The complete Guppy system is shown below as a circuit called "prog\_calculator", consisting of the calculator, a ROM containing a series of instructions, and a program counter that generates the sequence of ROM addresses. The calculator inputs come from fields of the 17-bit instruction, and the output of the calculator, y, is the result of the current instruction. The program counter (pc), instruction (inst), and result (y) are shown on hex digit displays (shown below).

prog\_calculator:



Example hex digit displays for instruction 1di r0, 5 which is at address 0 (pc):



Since the instruction encoding does not nicely align to multiples of 4, additional hex displays should show the *raw hex* of the encoded instruction. For example, the instruction ldi r0, 5 is encoded as 0x0E005:



#### Overview

For this assignment and others remaining in the course, the circuit complexity will increase, both in functionality and in how many subcircuits comprise the entire circuit. Going forward, some circuits will be provided, based on in-class examples, from previous Homeworks, Logisim-evolution built-ins, etc. Here is a list of each circuit you will work with in this assignment, its description, and its state of completion.

| Circuit         | Description                                                                                              | State of Completion                                  |
|-----------------|----------------------------------------------------------------------------------------------------------|------------------------------------------------------|
| alu             | The Arithmetic and Logic Unit (ALU)                                                                      | Based on HW06 <sup>1</sup> , needs to be expanded    |
| calculator      | Calculator circuit, includes instances of register file and ALU circuits                                 | Create from scratch                                  |
| inst_rom        | Instruction ROM, 8 words deep by 17 bits wide                                                            | Create from scratch                                  |
| prog_calculator | Programmable calculator, includes instances of calculator, program counter, and instruction ROM circuits | Create from scratch                                  |
| prog_counter    | Program counter, a 3-bit (incrementing) saturating counter                                               | Using the Logisim-<br>evolution built-in<br>counter. |
| regfile         | Register file with 2 read, 1 write port                                                                  | Based on register file example from class,           |

<sup>&</sup>lt;sup>1</sup> The solution for HW06 may not be posted immediately (due to the late submission policy), but you can contact the instructor for a copy if you have submitted HW06.

|  | see regfile_1w2r in this |
|--|--------------------------|
|  | file; needs to be        |
|  | expanded/modified        |
|  |                          |

#### **Design and Test of the Calculator Circuit**

The calculator circuit consists of a register file (regfile) connected to an ALU (alu). The regfile and alu circuits are based on previous work, but each needs to be modified/expanded and then tested together. Once you have validated the ALU and register file, you will create and test the prog\_calculator circuit.



#### Expand the alu circuit

The ALU from HW06 has nearly all the functionality needed for this assignment. However, a and b need to be expanded to 8 bits, and the behavior for  $alu_op = 7$  is slightly different – the b passthrough now implements the  $rw \in \{4'b0, imm4\}$  register transfer operation. You also need to add xor and negation, and an 11th operation of your choosing.



You do **not** need to include a test vector for the ALU, but you are strongly encouraged to make sure the new functionality works correctly before proceeding.

### Expand the regfile circuit

The register file circuit regfile has 2 read ports (ra/douta, rb/doutb) and 1 write port (rw/din), as in the example we saw in class. Because the register file is written every clock cycle in Guppy, it does not need to have a write enable port (pin). You will need to expand the multiplexors to support 8 registers that each store an 8-bit value. Recall the warning from class on 10/17 that expanding a component like a mux or demux "in place" may lead to bad wire connections. Instead, cut/paste the component off to the side, expand it, and then reorganize as needed before you drag it back into place.

#### schematic for regfile circuit



You do **not** need to include a timing diagram test for the register file, but you are strongly encouraged to make sure the new functionality works correctly before proceeding.

### Completing the calculator circuit

Create the calculator schematic and add wires as needed to connect the alu and regfile as described above. Note the similarities to HW06, where we had a single register (the accumulator) to store the result of ALU computation.

#### schematic for calculator circuit



In preparation for testing the calculator circuit, complete the following table specifying the values (in hex) for each of the calculator inputs needed to perform the specified register transfer operation, along with the expected value of the output y resulting from that operation (that would be written to writeback register rw on the next rising clock edge). As a guide, the 5th instruction's output is shown, i.e., y = 0xFB after r3 is negated. The 6th and 7th instructions (ROM Addresses 101, 110) in the table are for you to test op = 1010, i.e., the one you chose. If you need an additional instruction to help demonstrate your operation's functionality, place that in ROM Address 101 (with r4 as rw) and your custom operation in ROM Address 110; otherwise, place your custom operation in 101. In any case, do not use ROM Address 111, it should be all 0's.

Table with tests for calculator circuit

| ROM<br>Address | Operation              |     | Input |     |     |      |      |  |
|----------------|------------------------|-----|-------|-----|-----|------|------|--|
|                |                        | ор  | rw    | ra  | rb  | imm4 | у    |  |
| 000            | r5 ← 8'h09             | 0x7 | 0x5   | 0x0 | 0x0 | 0x9  | 0x09 |  |
| 001            | r7 ← 8'h03             | 0x7 | 0x7   | 0x0 | 0x0 | 0x3  | 0x03 |  |
| 010            | r1 ← r5 + r7           | 0x0 | 0x1   | 0x5 | 0x7 | 0x0  | 0x0C |  |
| 011            | r3 ← r5 ^ r1           | 0x8 | 0x3   | 0x5 | 0x1 | 0x0  | 0x05 |  |
| 100            | r0 ← -r3<br>(negation) | 0x9 | 0x0   | 0x0 | 0x3 | 0x0  | 0xFB |  |
| 101            | r6 ← ~(r5 ^ r1)        | 0xA | 0x6   | 0x5 | 0x1 | 0x0  | 0xFA |  |

| 110 |                         |     |     |     |     |     |      |
|-----|-------------------------|-----|-----|-----|-----|-----|------|
| 111 | <do not="" use=""></do> | 0x0 | 0x0 | 0x0 | 0x0 | 0x0 | 0x00 |

Test your circuit and generate a timing diagram using Logisim-evolution to show the register transfer operations in the table work correctly. All inputs and outputs should be included and their names clearly visible, as shown below.

| Signal Name      | Signal Value |
|------------------|--------------|
| D-clk            | 1            |
| <b>③</b> ⁻rb[20] | 0            |
| <b>⁴</b> -op[30] | 0            |
| ₫⁻imm4[30]       | 0            |
| <b>-</b> ⊡y[70]  | 00           |
| <b>③</b> ⁻ra[20] | 000          |
| <b>③</b> ⁻rw[20] | 000          |

Screenshot of timing diagram for calculator

| Signal Name            | Signal Value |   | 0 ns |      | 20.0 με |     | 40.0 μs | 60.0   |
|------------------------|--------------|---|------|------|---------|-----|---------|--------|
| ¹ regfile(440,260)/clk | 0            |   | 0 1  | 0 /1 | 0 1     | 0 1 | 0 /1    | 0 /1 0 |
| <b>3</b> ► ra[20]      | 5            |   | 0    |      | 5       |     | 0       | 5      |
| <b>3</b> − rb[20]      | 1            |   | 0    |      | 7       | 1   | 3       | 1      |
| <b>3</b> ⁻ rw[20]      | 6            |   | 5    | ]7   | 1       | 3   | 0       | 6      |
| <b></b> imm4[30]       | 0            |   | 9    | 3    | 0       |     |         |        |
| <b>ൌ</b> op[30]        | a            | 0 | 7    |      | 0       | 8   | 9       | a      |
|                        | fa           |   | 09   | 03   | 0 c     | 05  | fb      | fa     |
|                        |              |   |      |      |         |     |         |        |

After generating your timing diagram, ensure the simulation is paused and inspect the register file contents to ensure all registers have the expected values. To do this, descend into the instantiated regfile circuit by clicking the on regfile in calculator. To ascend back, you can double-click

the parent in the Simulate tab, i.e., calculator in this case:

| Calculator | Cal

Screenshof of regfile circuit showing the 8 registers (so we can see final state) You can take individual screenshots of each register and paste here



#### **Design and Test of the Programmable Calculator**

The Guppy prog\_calculator circuit consists of the calculator connected to the instruction ROM that provides its inputs, which in turn is connected to the program counter that sequences through the ROM addresses.

#### Completing the program counter prog\_counter circuit

The program counter circuit prog\_counter should be a 3-bit incrementing saturating counter that is initialized to 0, counts up to 7, and then stays there until the reset signal is asserted asynchronous with the clock. You may use the built-in *Counter* configured to match this specification. Make sure to create a separate prog\_counter circuit, i.e., do not just add a *Counter* to prog\_calc.

<sup>&</sup>lt;sup>2</sup> You may note that adding the registers' state to the timing diagram can be more efficient (as in the last part of this assignment). You are asked to use this method just once so you get practice inspecting internal circuit state – this is a useful tool for debugging.

#### schematic for prog\_counter circuit



You do **not** need to include a timing diagram for prog\_counter, but you are strongly encouraged to make sure it works correctly before proceeding.

#### Completing the instruction ROM inst\_rom circuit

The instruction ROM circuit inst\_rom should be created with the built-in *ROM*. Configure the ROM to contain an array of 8 words that are each 17 bits wide. The 17 bits in a words are ordered as follows, corresponding to the fields of a Guppy instruction:

| 16:13 | 12:10 | 9:7 | 6:4 | 3:0  |
|-------|-------|-----|-----|------|
| ор    | rw    | ra  | rb  | imm4 |

Initialize the values in the ROM array with the machine code instructions for the Guppy program that encodes the same sequence of register-transfer operations as used to test the calculator. Each instruction should be expressed as a 5-digit hex value – see the example on the first page showing how the ldi r0, 5 instruction was encoded in 5 hex digits 0x0E005.



Is the output from inst\_rom synchronous or asynchronous, and how can you tell?

It is asynchronous because it is able to read and write regardless of a clock.

#### Completing the prog\_calculator circuit

The final circuit to create is prog\_calculator wired to match the block diagram on the first page of the assignment. Make sure the program counter has a Clock as input (not a named clock). The port ordering for *Calculator* does not have to be in the order in the block diagram. It may make sense within the *Calculator* circuit to have a different ordering, which will in turn change the ordering in the schematic. If that happens, you can either 0) carefully wire the circuits as neatly as you can; 1) re-order a splitter's fan-out to match the ordering of the *Calculator* ports – see the "Bit 0, Bit 1, Bit 2... Bit N" options in a splitter's Properties section; or 2) right-click the circuit's name in the list of circuits and click "Edit Circuit Appearance" to define a custom ordering of each pin.

Use the poke tool to reset the program counter and take a screenshot of your entire schematic. *Do not make the clock tick yet.* 

#### Schematic for prog\_calculator circuit



Upload your complete .circ file to one group member's dropbox and note the location in the space below:

/escnfs/home/elittle2/esc-courses/fa24-cse-20221.01/dropbox/HW07

You will generate a timing diagram showing the behavior of prog\_calculator for your program. Follow these instructions to set up your timing diagram:

- 1. Add the current instruction, the state of each register, and the PC's value to the timing diagram so you can answer the questions below.
  - a. Your signals should appear in the order shown below.
- 2. Make sure all multi-bit signals are displayed in hex.
- 3. When taking your screenshots, make sure the signal names and values are completely visible, as shown below.
- 4. Let the clock run for **two** full clock cycles after PC first becomes 7, and capture that entire range in your timing diagram.
- 5. Here is an example of all the signals you should see in your timing diagram window. This example shows the initial state of a program with a single instruction, 1di r0, 5.

| Signal Name                                        | Signal Value |
|----------------------------------------------------|--------------|
| <sup>™</sup> Clock(200,240)                        | 0            |
| D⁻rst                                              | 0            |
| ¹®y[70]                                            | 05           |
| ¹҈pc(460,190)/q[20]                                | 0            |
| ™inst_rom(730,190)/dout[160]                       | 0e005        |
| calculator(1120,190)/regfile1w_2r(540,350)/r0[70]  | 00           |
| acalculator(1120,190)/regfile1w_2r(540,350)/r1[70] | 00           |
| calculator(1120,190)/regfile1w_2r(540,350)/r2[70]  | 00           |
| acalculator(1120,190)/regfile1w_2r(540,350)/r3[70] | 00           |
| calculator(1120,190)/regfile1w_2r(540,350)/r4[70]  | 00           |
| acalculator(1120,190)/regfile1w_2r(540,350)/r5[70] | 00           |
| acalculator(1120,190)/regfile1w_2r(540,350)/r6[70] | 00           |
| acalculator(1120,190)/regfile1w_2r(540,350)/r7[70] | 00           |

Screenshots showing complete timing diagram. Everything must be visible. Break into multiple screenshots if needed.



After the first clock period, what is in r5? Does this match y? Explain the difference between r5 and y.

No, r5 is 0x09, but y is 0x03. This is because inside the calculator, y updates with the alu, but this output is only loaded into the regfile upon a rising clock edge.

At the end of the timing diagram, r0 should no longer be FB. What is its value, and why is it that specific value?

ec. 0x00000 makes r0 add to itself again and again, effectively doubling with every clock period. However, since the registers are only 8 bits, it is only able to keep and double the last two hex digits.

### **Deliverable Checklist**

## ALU (5 points)

|    | Deliverable               | Points |
|----|---------------------------|--------|
| 1. | schematic for updated ALU | 5      |

# Register File (5 points)

|    | Deliverable                   | Points |
|----|-------------------------------|--------|
| 2. | schematic for regfile circuit | 5      |

## Calculator (22 points)

|     | Deliverable                                           | Points |
|-----|-------------------------------------------------------|--------|
| 3a. | schematic for calculator circuit                      | 10     |
| 3b. | table with tests for calculator circuit               | 5      |
| 3c. | screenshot of timing diagram for calculator           | 5      |
| 3d. | screenshot of regfile circuit showing the 8 registers | 2      |

# Program Counter and Instruction ROM (12 points)

|     | Deliverable                                                                    | Points |
|-----|--------------------------------------------------------------------------------|--------|
| 4a. | schematic for prog_counter                                                     | 5      |
| 4b. | schematic for inst_rom with the encoded program                                | 5      |
| 4c. | Is the output from inst_rom synchronous or asynchronous, and how can you tell? | 2      |

## Programmable Calculator (36 points)

|     | Deliverable                                                                      | Points |
|-----|----------------------------------------------------------------------------------|--------|
| 4a. | schematic for prog_calculator circuit (and dropbox path)                         | 18     |
| 4b. | Timing diagram                                                                   | 10     |
| 4c. | What is in r5? Does this match y? Explain the difference between r5 and y        | 3      |
| 4d. | r0 should no longer be FB. What is its value, and why is it that specific value? | 5      |